

# **Questions Seminar 5 part 1**

- 1. Please explain the specifics of ALD in comparison to CVD!
- 2. What are the steps of an ALD cycle?
- 3. Please name potential applications of ALD thin films!
- 4. Please name the basic process steps in the process flow of lithography and patterning!
- 5. Please name and discuss the equation for the resolution! (How to lower critical dimension CD = min. printable feature size)
- 6. Please name the applied resolution enhancement techniques (RET)
- 7. Please define the terms "anisotropy" and "selectivity"!
- 8. What are potential dry etching techniques? Please name the respective etching mechanisms and the achievable anisotropy!
- 9. Please draw a reactor for reactive ion etching and name the different parts!



Q8 What are potential dry etching techniques? Please name the respective etching mechanisms and the achievable anisotropy!

| Technique                              | Mechanism - Directional behavior                            |  |  |
|----------------------------------------|-------------------------------------------------------------|--|--|
|                                        |                                                             |  |  |
| Barrel etching                         | Chemical - isotropic                                        |  |  |
| Plasma etching<br>Reactive ion etching | Physical & chemical – isotropic with anisotropic component? |  |  |
| Physical etching<br>(sputter etching)  | Physical - anisotropic                                      |  |  |
| ion beam etching                       | Physical - anisotropic                                      |  |  |
|                                        |                                                             |  |  |



**Seminar 4 : Patterning – dry etching** 

**Q8** What are potential dry etching techniques? Please name the respective etching mechanisms and the achievable anisotropy!

| Technique                                                                    | Mechanism                                 | Directional behavior                                                                                                 | Application       |
|------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------|
| Barrel Etching                                                               | chemical                                  | isotropic                                                                                                            | film removal (PR) |
| Plasma Etching (PE)  Reactive Ion Etching  Reactive Ion Beam  Etching (RIBE) | phys. & chem. phys. & chem. phys. & chem. | isotropic with anisotropic component<br>anisotropic with isotropic component<br>anisotropic with isotropic component | film patterning   |
| Sputter Etching Ion Beam Etching (IBE)                                       | physical<br>physical                      | anisotropic<br>anisotropic                                                                                           | surface cleaning  |



## **Comparison of dry etching methods**

| Technique                           | Mechanism     | Etching<br>particles                           | Pressure<br>[Pa] | Directional<br>behavior                    |
|-------------------------------------|---------------|------------------------------------------------|------------------|--------------------------------------------|
| Barrel Etching                      | chemical      | reactive radicals                              | 100              | isotropic                                  |
| Plasma Etching (PE)                 | phys. & chem. | reactive radicals,<br>weakly<br>ion assisted   | 10 - 100         | isotropic with<br>anisotropic<br>component |
| Reactive Ion Etching<br>(RIE)       | phys. & chem. | reactive radicals,<br>strongly<br>ion assisted | 1 - 10           | anisotropic<br>with isotropic<br>component |
| Reactive Ion Beam<br>Etching (RIBE) | phys. & chem. | reactive ions                                  | ≤ 0.01           | anisotropic<br>with isotropic<br>component |
| Sputter Etching                     | physical      | inert ions                                     | 1 - 10           | anisotropic                                |
| Ion Beam Etching<br>(IBE)           | physical      | inert ions                                     | ≤ 0.01           | anisotropic                                |



## **Seminar 4 : Patterning – dry etching**

Q9 Please draw a reactor for reactive ion etching and name the different parts!



# **Q9** Please draw a reactor for reactive ion etching and name the different parts!

# Reactive Ion Etching Etch Plasma Gas(es) shower head p < 10 Pa Reaction chamber Plasma Lower plate holding wafer Wafer RF Pump power source Anode Cathode Wafer $V_p$ 0



# **Questions Seminar 5 part 2**

- 1) Name the four "gas phase deposition processes" used in advanced CMOS IC technology. For each of these processes give one example for a material/thin film deposited in front end technology in production and one example for a process module, where this material/thin film is applied in production!.
- 2) Process module "Poly Gate Structure": What are the basic process steps and the materials used?
- 3) What is the motivation to use high-k/metal gate (HKMG) structures instead of conventional SiO2/poly Si gate structures? Name the two technology approaches for HKMG applied in production! Describe the process flow of the process module "HKMG gate last" by naming the five steps of its realization!
- 4) What are the benefits of silicon on insulator technology relative to conventional silicon bulk technology?
- 5) What is the motivation to use local stress/strain generation / strained silicon in CMOS transistors? Which type of strain do you need to enhance the NMOS and PMOS transistor, respectively? Name two approaches for local stress generation in CMOS transistors!



# Q1/1: Which gas phase and liquid phase deposition processes are applied in advanced integrated circuit technology?

| Gas Phase        | Liquid Phase               |
|------------------|----------------------------|
| CVD              | Electrochemical Dep. (ECD) |
| Sputtering (PVD) | Electroless Deposition     |
| ALD              | Spin-on (deposition)       |
| Epitaxy          |                            |



# Q1/1: Which gas phase and liquid phase deposition processes are applied in advanced integrated circuit technology?

| Gas Phase        | Liquid Phase           |
|------------------|------------------------|
| PVD (Sputtering) | Electroplating / ECD   |
| ALD              | Spin on                |
| CVD              | Electroless Deposition |
| Epitaxy          |                        |



# Q1/2: Gas phase deposition processes: which are materials to be deposited and its applications(s) in advanced integrated circuit technology?

| Gas<br>Phase | Materials                                         | Application                                                                                                                      | Process<br>Module |
|--------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------|
| Sputtering   | Metals (Cu, Al)<br>TiN, TaN                       | Interconnections (Al lines, Cu seed for line/vias) Diffusion barriers, hard mask, ARC                                            |                   |
| CVD          | SiO2, low-k d.<br>TiN<br>Poly-Si<br>SiN<br>W      | Interlayer dielectric Liner for W, diffusion barrier Gate electrode Etch/CMP stop layer, passivation, barrier Contact & via fill |                   |
| Epitaxy      | SiGe<br>p <sup>-</sup> Si                         | Strain inducing template (increas channel mobility), raised S/D Prevent/minimize latch-up effect                                 |                   |
| ALD          | HfOx, ZrOx,<br>mixed oxide<br>AlOx,<br>TiN, W(C)N | High-k dielectric for gate dielectric  High-k dielectric for capacitors  Diffusion barriers, work function adjustment layers     |                   |



Q1/2: Gas phase deposition processes: which are materials to be deposited and its applications(s) in advanced integrated circuit technology?

| Gas<br>Phase | Materials                                                        | Application                                                                                                                                      | Process Module                                                                              |
|--------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| Sputtering   | Al<br>Cu<br>Ti, Co                                               | Interconnects (lines = horizontal interconnects) Seed layer for ECD (interconnect) S/D/G contact silicidation (SALICIDE)                         | Vx/Mx<br>Vx/Mx<br>Contact formation                                                         |
| CVD          | TiN, WN<br>SiO2<br>SiN<br>W<br>Poly-Si                           | Diffusion barrier (Cu), liner (W) Isolate transistors, ILD/IMD Passivation, CMP stop, Etch stop  Vertical interconnects (via), LI Gate electrode | Vx/Mx, LI<br>STI, Vx/Mx<br>Bondpad/Passiv.,<br>STI, LI+Vx/Mx<br>Vx/Mx, LI<br>Gate formation |
| Epitaxy      | p <sup>-</sup> Si<br>SiGe/Si on<br>SiGe                          | Prevent latch effect Strain inducing templates, raised S/D → increase channel mobility                                                           | STI                                                                                         |
| ALD          | HfOx, ZrOx,<br>AlOx, mixed<br>oxides<br>TiN, W(C)N,<br>TaN<br>Cu | High-k gate or capacitor dielectric  Diffusion barrier (in Cu interconnects)  Seed layer for Cu ECD                                              | Gate formation  Vx/Mx  Vx/Mx                                                                |
|              | Metal nitrides                                                   | Work function adjustment for high-k/metal gate                                                                                                   | Gate formation                                                                              |



# Q1/3: Liquide phase deposition processes: which are materials to be deposited and its applications(s) in advanced integrated circuit technology?

| Gas Phase        | Materials                                   | Application                                                                    | Process<br>Module                                                                    |
|------------------|---------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| ECD              | Cu                                          | SD/DD Interconnects                                                            | Vx/Mx                                                                                |
| Electroless Dep. | CoWP                                        | Cap layer on Cu interconnects  → increase electromigration resistance/lifetime | Vx/Mx                                                                                |
| Spin on          | Photoresist  Low-k/porous low-k dielectrics | Mask material in doping (II) and patterning ILD/IMD                            | Twin well, LDD, S/D Nearly all (except spacer formation and contact formation) Vx/Mx |

Only for internal use at TU Chemnitz for study purposes. Unauthorized copying and distribution is prohibited.

### Seminar 5

# **Q2** Process module "Poly Gate Structure": What are the basic process steps and the materials used?

- High quality gate oxide deposition (SiO2) dry thermal oxidation
- PECVD of Poly-Si
- Deposition if the antireflective coating (ARC) layer
- · Lithography defining the gate structure
- Dry etching (RIE, anistropic) to pattern ARC, Poly-Si, gate oxide
- Resist stripping
- Selective wet etching to remove the ARC





## **Poly Gate Structure**

- Formation of ~2.5 nm highest quality SiO<sub>2</sub> (gate oxide) ① by dry thermal oxidation at 1000 °C.
- Polysilicon ( $\sim$ 300 nm) is then deposited on the wafer by PECVD using silane (SiH<sub>4</sub>) ②. Since the temperature is moderate (< 500 °C) the silicon forms in poly-crystalline grains.
- Deposition of antireflective coating (ARC)
- Photoresist is applied and the most critical litho is done incl. resist developement ③ (4<sup>th</sup> mask, defines poly gates and local poly interconnects). The gate width is the smallest dimension which will be required.







## **Poly Gate Structure**

- The ARC, polysilicon and the gate oxide is then dry etched (anisotropic etching) 4.
- Photoresist is stripped
- ARC is removed by selective wet etch





## **Seminar 5**

**Q3/1** What is the motivation to use high-k/metal gate (HKMG) structures instead of conventional SiO2/poly Si gate structures? Name the two technology approaches for HKMG applied in production!

### Motivation:

- High k gate dielectrics allow for reduction of leakage currents due to tunneling
- Lower the power consumption → allow further scaling
- metal gates mitigate gate depletion effects that occur in poly-Si gates

# Technology approaches:

- Gate first MIPS
- Gate last



Only for internal use at TU Chemnitz for study purposes. Unauthorized copying and distribution is prohibited.

## **Seminar 5**

**Q3/1** What is the motivation to use high-k/metal gate (HKMG) structures instead of conventional SiO2/poly Si gate structures? Name the two technology approaches for HKMG applied in production!

#### Motivation:

## **HKMG:** performance improvement

- HKMG technology promises to enable conventional scaling of the transistor as well as reduced stand-by power due to a reduction in gate leakage.
- Taking Intel's technology roadmap as a example (Fig. 5.2.1), switching to HKMG at the 45nm node enabled to resume the electrical gate dielectric scaling, while reducing the gate leakage by more than 10x.
- At the device level, the performance improvement achieved by introducing HKMG is two-fold. Considering the equation in the long channel approximation (1), the drive current is enhanced with HKMG through higher gate capacitance, resulting from higher permittivity of the high-k dielectric over SiO<sub>2</sub>, along with a scaling of T<sub>inv</sub> thanks to metal gate (poly depletion suppression).

# Technology approaches:

- Gate first (gate dielectric & electrode) [MIPS = Metal Inserted Poly-Si]
- Gate last (electrode; gate dielectric can be first or last!) [RMG = Replacement Metal Gate]



## **Seminar 5**

**Q3/2** Describe the process flow of the process module "HKMG – gate last" by naming the five steps of its realization!

- Step 1: Standard transistor formation until gate formation module, but with high-k gate dielectric (still Poly-Si as scarificial gate electrode)
- Step 2: Deposit oxide (SiO2) layer and planize by using CMP
- Step 3: Etch out the sacrifical Poly-Si
- Step 4: Deposit NMOS and PMOS work function (WF) adjustment/metal layer seperately (→ one those needs to be patterned!)
- Step 5: Deposit a low R metal layer (AI) as the gate electrode material & planarize the metal by CMP (damascene process)





## **HKMG: Gate Last Process Flow (1)**





Standard transistor process through source-drain formation, but including atomic layer deposition high-k dielectric

**74** M

Seminar 2 - 19



## **HKMG: Gate Last Process Flow (2)**





Deposit and planarize oxide layer

Souce: Intel (www.intel.com/technology)





## **HKMG: Gate Last Process Flow (3)**





# Etch out sacrificial polysilicon gate

Souce: Intel (www.intel.com/technology)





# **HKMG: Gate Last Process Flow (4)**





Deposit separate NMOS and PMOS WF metal layers

ZfM

Seminar 2 - 22



# **HKMG: Gate Last Process Flow (5)**





# Deposit Al fill metal, planarize surface

Souce: Intel (www.intel.com/technology)

Only for internal use at TU Chemnitz for study purposes. Unauthorized copying and distribution is prohibited.

### Seminar 5

**Q4** What are the benefits of silicon on insulator technology relative to conventional silicon bulk technology?

- Reduction of parasitic capacitances by isolating the transistor level form bulk-Si → reduction in power consumption
- Resistance to latch-up effect due to complete isolation of n and p well structures
- Combination of transistors on bulk-Si and SOI possible
- Possible: different Vt



## **Advanced Integrated Circuit Technology**

Only for internal use at TU Chemnitz for study purposes. Unauthorized copying and distribution is prohibited.

#### Seminar 5

**Q4** What are the benefits of silicon on insulator technology relative to conventional silicon bulk technology?

Benefits of SOI technology relative to conventional silicon (bulk CMOS) [1]:

- Lower parasitic capacitance due to isolation from the bulk silicon, which improves power consumption at matched performance.
- Resistance to latchup due to complete isolation of the n- and p-well structures.

## **Seminar 5**

**Q5** What is the motivation to use local stress/strain generation / strained silicon in CMOS transistors?

Which type of strain do you need to enhance the NMOS and PMOS transistor, respectively?

Name two approaches for local stress generation in CMOS transistors!

- Improve the charge carrier mobility in the transistor channel → improve performance (lower power consumption or to increasing switching speed)
- 2) NMOS: tensile strain / PMOS: compressive strain
- SiGe/Si: strain templates; deposit stress liners on NMOS (tensile) and/or PMOS (compressive), dual stress liners (DSL) – PECVD SiN